# AM335x DDR PHY register configuration for DDR3 using Software Leveling

This wiki describes how to configure AM335x DDR PHY configuration registers for use with DDR3. These registers need to be configured based on certain circuit board characteristics to ensure proper timing is performed for all DDR transactions. Outlined below is a Software Leveling procedure which should be used as a workaround due to the errata concerning Hardware Leveling in AM335x.

Note: If you are using DDR2 or mDDR, please refer back to the EMIF Configuration Tips (DDR PHY Section) <sup>[1]</sup> for details on configuration for these types of memories. The procedure below should only be used for DDR3 configuration

### **DDR PHY registers**

The DDR PHY I/Os are grouped into 5 different sets based on the I/O macro that controls them. Each macro controls 10 signals each (some signals in the each set are unused on AM335x). Three command macros (CMD0-2) contain 10 control/address signals each, and two data macros (DATA0-1) correspond to the 2 data bytes, including the associated data mask signal (ddr\_dqmX) and differential data strobe signals (ddr\_dqsX, ddr\_dqsnX).

A summary of the DDR PHY registers that need to be configured is listed below. All other DDR PHY registers that are not listed can be left in their default state. For CMDx, x is 0,1,2. For DATAx, x is 0 or 1. In all cases, program the same value for each iteration of the macro.

- · CMDx PHY CTRL SLAVE RATIO use the value calculated in the Ratio Seed spreadsheet
- CMDx\_PHY\_INVERT\_CLKOUT In addition to programming these registers with 0 or 1 as defined below, plug this value into the spreadsheet to get the proper seed values for the program below.
  - If (DDR\_CK length) < (DDR\_DQS length), program this register to 1
  - If (DDR\_CK length) > (DDR\_DQS length), program this register to 0
- DATAx\_PHY\_RD\_DQS\_SLAVE\_RATIO use the procedure below to determine the value for these registers
- DATAx\_PHY\_WR\_DQS\_SLAVE\_RATIO use the procedure below to determine the value for these registers
- DATAx\_PHY\_FIFO\_WE\_SLAVE\_RATIO use the procedure below to determine the value for these registers
- DATAx\_PHY\_WR\_DATA\_SLAVE\_RATIO use the procedure below to determine the value for these registers

## Procedure for determining DDR PHY register values

#### Files needed for this procedure:

Code Composer GEL file: You can use the AM3358 StarterKit GEL to start with.

Executable CCS .out file: Media:DDR3\_slave\_ratio\_search\_auto.zip

1. Configure the EMIF timing registers for your DDR. The AM335x EMIF Configuration Tips wiki (AC timing registers section) <sup>[2]</sup> has information on how to determine these values. Once these values have been calculated, use these values to change the following section of the GEL you are using:

2. Determine the initial seed values to input in the program by using the Ratio Seed spreadsheet.

#### **Ratio Seed Spreadsheet**

- Choose the 'DDR3' tab at the bottom of the spreadsheet.
- Input the maximum DDR frequency that will be used,
- Enter the appropriate value for PHY\_INVERT\_CLKOUT (0 or 1)
- Enter the trace length (in inches) of each trace. For DDR\_CK, this trace is typically in a 'T' configuration for designs with two x8 memories. Ensure that you input the trace length from AM335x to each memory. These lengths should be close to equal if correct design guidelines were met for a 'T' configuration. For fly-by topology, where the trace runs from AM335x to the first memory, and then to the second memory, ensure that you input the total trace length for each byte.

The spreadsheet also has other tabs that provide examples from other TI development boards. These are to be use only as examples and not for other designs.

Once you finish inputting the appropriate values, you will be using the calculated "Seed Values" at the bottom of the spreadsheet in subsequent steps. Here is an example of the spreadsheet for the StarterKit EVM:



3. Connect the board to Code Composer and run the GEL file Scripts->AM335x System Initialization. Load the DDR3\_slave\_ratio\_search\_auto.out file from above and run the code. The console window in CCS will prompt you for some input values. Input each value from the spreadsheet (input in hex with no leading '0x') corresponding to the prompt. The program may take a some time to run (especially if using XDS100), as it may iterate in a loop several

times to come up to the optimal values. The console window will show progress and will look something like this:

```
[CortxA8] Enter the Seed WR_DQS_SLAVE_RATIO Write DQS Ratio Value in Hex to search the Write DQS Ratio Window
[CortxA8]
[CortxA8] Enter the Seed RD_DQS_SLAVE_RATIO Value in Hex to search the RD DQS Ratio Window
[CortxA8]
[CortxA8] Enter the Seed FIFO_WE_SLAVE_RATIO Value in Hex to search the RD DQS Gate Window
[CortxA8]
[CortxA8] Enter the Seed WR_DQS_SLAVE_RATIO Write DQS Ratio Value in Hex to search the Write DQS Ratio Window
[CortxA8]
[CortxA81
        The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                        MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_RD_DQS_SLAVE_RATIO 0x06f | 0x005 | 0x03a | 0x06a
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO 0x0f6 | 0x086 | 0x0be | 0x070
[CortxA8] rd_dqs_range = 3a
[CortxA8] fifo_we_range = 122
[CortxA8] wr_dqs_range = 85
[CortxA8] wr_data_range = be
[CortxA8]
[CortxA8] Optimal values not reached, rerunning program with new values...
[CortxA8]
[CortxA8]
        The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                        MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_FIFO_WE_SLAVE_RATIO 0x1de | 0x05b | 0x11c | 0x183
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO  0x0f8 | 0x08a | 0x0c1 | 0x06e
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 6
[CortxA8] wr_dqs_range = 4
[CortxA8] wr_data_range = 3
[CortxA8] Optimal values not reached, rerunning program with new values...
[CortxA8]
```

```
The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO  0x0fc | 0x08c | 0x0c4 | 0x070
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 1
[CortxA8] wr_dqs_range = 4
[CortxA8] wr_data_range = 3
[CortxA8]
[CortxA8] Optimal values not reached, rerunning program with new values...
The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_WR_DQS_SLAVE_RATIO 0x0c8 | 0x05a | 0x091 | 0x06e
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 1
[CortxA8] wr_dqs_range = 4
[CortxA8] wr_data_range = 4
[CortxA8]
[CortxA8] Optimal values not reached, rerunning program with new values...
[CortxA8]
The Slave Ratio Search Program Values are...
[CortxA81 PARAMETER
                 MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_RD_DQS_SLAVE_RATIO 0x06f | 0x005 | 0x03a | 0x06a
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO 0x104 | 0x095 | 0x0cc | 0x06f
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 1
[CortxA8] wr_dqs_range = 4
```

```
[CortxA8] wr_data_range = 4
[CortxA8]
[CortxA8] Optimal values not reached, rerunning program with new values...
[CortxA8]
[CortxA8]
       The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                      MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_FIFO_WE_SLAVE_RATIO  0x1df | 0x05b | 0x11d | 0x184
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO 0x109 | 0x09a | 0x0d1 | 0x06f
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 2
[CortxA8] wr_dqs_range = 3
[CortxA8] wr_data_range = 5
[CortxA8]
[CortxA8] Optimal values not reached, rerunning program with new values...
[CortxA8]
[CortxA8]
       The Slave Ratio Search Program Values are...
[CortxA8] PARAMETER
                      MAX | MIN | OPTIMUM | RANGE
[CortxA8] DATA_PHY_WR_DQS_SLAVE_RATIO 0x0d3 | 0x064 | 0x09b | 0x06f
[CortxA8] DATA_PHY_WR_DATA_SLAVE_RATIO 0x10a | 0x09c | 0x0d3 | 0x06e
[CortxA8] rd_dqs_range = 0
[CortxA8] fifo_we_range = 1
[CortxA8] wr_dqs_range = 3
[CortxA8] wr_data_range = 2
[CortxA8]
[CortxA8] Optimal values have been found!!
[CortxA81
[CortxA8] ===== END OF TEST =====
```

4. Once the program has finished running, use the 4 optimal values ((in the OPTIMUM column) to program the appropriate DDR PHY slave ratio register values. Also, use the values for CMD\_PHY\_INVERT\_CLKOUT and CMD\_PHY\_CTRL\_SLAVE\_RATIO from the spreadsheet to program those registers. You can start by replacing the ones in the GEL and rerunning Scripts->AM335x System Initialization. Here is an example of where in the GEL to input the optimal values:

```
//***********************
#define
       CMD_PHY_CTRL_SLAVE_RATIO
                                   0x40
#define
       CMD_PHY_INVERT_CLKOUT
                                   0x1
#define DATA_PHY_RD_DQS_SLAVE_RATIO
                                   0x3A
#define
       DATA_PHY_FIFO_WE_SLAVE_RATIO
                                   0x11B //RD DQS GATE
#define
       DATA_PHY_WR_DQS_SLAVE_RATIO
                                   0xA8
#define
      DATA_PHY_WR_DATA_SLAVE_RATIO
                                   0xE1
                                        //WRITE DATA
```

To test the results, open up a memory window in DDR space (0x80000000), and see if you can read/write values successfully. There are also a couple of DDR test scripts in the GEL which you can run. If the results look stable, then you have finished. These values should be programmed during your DDR initialization routine in your boot code (for example, in your linux bootloader). Be sure to program the same values for each iteration of CMDx registers (3 iterations) or DATAx registers (2 iterations). You can use these values for any board with the same layout and components.

5. Be sure to disable any HW leveling by setting REG\_RDWRLVL\_EN = 0 in the Read-Write Leveling Ramp Control Register in the EMIF.

#### **Procedural notes**

Here are some notes on this procedure:

- If you rerun this program on the same board, you may get slightly different results. But these values could also be used. The program tries to find the proper timing window for reads and writes, and then chooses the middle of that window to allow for maximum timing margin. So these optimal values may be a little different with each run of this test program.
- The program defines the following ranges to determine when to stop looking for optimal values. These values were chosen based on multiple runs with different boards we tested.
- 1. define RD\_DQS\_OPTIMAL\_RANGE 2
- 2. define WR\_DQS\_OPTIMAL\_RANGE 3
- 3. define FIFO WE OPTIMAL RANGE 2
- 4. define WR\_DATA\_OPTIMAL\_RANGE 3
- If the program results in all zeros for values, then something has gone wrong and it was not able to converge on
  optimal values. Double check the values obtained in the spreadsheet and the values input while running the
  program in CCS.

#### References

- [1] http://processors.wiki.ti.com/index.php/AM335x\_EMIF\_Configuration\_tips#DDR\_PHY\_Registers
- [2] http://processors.wiki.ti.com/index.php/AM335x\_EMIF\_Configuration\_tips#AC\_timing\_registers

# **Article Sources and Contributors**

 $\textbf{AM335x DDR PHY register configuration for DDR3 using Software Leveling} \ \textit{Source}: \ \texttt{http://processors.wiki.ti.com/index.php?oldid=158747} \ \textit{Contributors}: \ \textbf{Doublesin, Kevinsconditions} \ \textbf{Contributors}: \ \textbf{Contributors}: \ \textbf{Doublesin, Kevinsconditions} \ \textbf{Contributors}: \ \textbf{Contr$ 

# **Image Sources, Licenses and Contributors**

 $\textbf{Image:RatioSeed.jpg} \ \textit{Source:} \ \text{http://processors.wiki.ti.com/index.php?title=File:RatioSeed.jpg} \ \textit{License:} \ \text{unknown} \ \textit{Contributors:} \ \text{Doublesin} \$